© 2019 Elsevier. This manuscript version is made available under the CC-BY-NC-ND 4.0

## Control of the set and reset voltage polarity in anti-series and anti-parallel resistive switching structures

H. García\*, L. A. Domínguez, H. Castán, and S. Dueñas

Department of Electronics, University of Valladolid, Paseo de Belén 15, 47011 Valladolid (Spain)

\*e-mail: hecgar@ele.uva.es

#### Abstract

In the attempt to control the polarity of the set and reset voltages in bipolar resistive switching capacitors, we have studied the switching properties of structures consisting of either two anti-series or two anti-parallel metal-insulator-metal capacitors. The capacitors were based on hafnium oxide, and W and TiN/Ti were used as bottom and top electrodes respectively. MIM capacitors showed bipolar resistive switching behavior, with very good repetitiveness and endurance properties. Both anti-series and anti-parallel structures showed again bipolar resistive switching behavior, being the polarity of the set and reset voltages controllable by applying higher biases. In the case of anti-series configuration, there is a stretch-out in the current-voltage characteristic because the bias is applied across two different structures. Changing the polarity is equivalent to the process of write and erase of complementary resistive switching devices in crossbar arrays. In the case of anti-parallel configuration, the resistance window between both resistivity states is reduced. The control of the switching polarity has also been observed when applying an small ac signal, and measuring the conductance of the structures.

## **INTRODUCTION**

Although the resistive switching phenomena (RS) was reported in 1962 [1], it has recently been getting a wide interest due to its potential wide range of applications, such as non-volatile memories [2-3], neuromorphic computing and artificial synapses [4-6], and analogue signal processing [7]. Resistive random access memories (RRAMs) devices consist of an insulating layer interposed between two metal electrodes, and their behavior is characterized by the capability of exhibiting memory when operating as a two terminal variable resistor, since they exhibit resistive switching behavior. Both metal-insulator-metal (MIM) and metal-insulator-semiconductor (MIS) structures can be employed. In these devices, a conductive filament (CF) can be formed between top and bottom electrodes by reversible dielectric breakdown (set operation), resulting in the low resistance state (LRS). The reset operation dissolves the conductive filament resulting in a high resistance state (HRS). The set and reset operations can be obtained by applying a voltage with the same polarity (unipolar RRAM devices) or with opposite polarities (bipolar RRAM devices).

When using the RRAM devices in passive crossbar arrays, there exists a problem when reading specific memory positions due to the sneak path currents, undesired current paths parallel to the desired path due to cells in the LRS state [8]. Sneak path current is one of the major problems regarding passive crossbar arrays. Rectifying elements such as diodes have been studied to solve the sneak paths problem [9]. The concept of complementary resistive switching (CRS) has attracted interest since it would prevent the use of external diodes in the memory cell [10]. CRS consists of two RRAM devices in anti-serial configuration that share a common electrode. The CRS are designed in a way one device is always in the HRS at low voltages, so it can suppress the sneak currents. When enough high voltage is applied, both cells are in the LRS state in order to read the cell [11]. However, this configuration has also been employed for some other purposes:  $Ta/Ta_2O_5/Pt/Ta_2O_5/Ta$  CRS cells have been use for the implementation of boolean logic functions [12-13], and other structures based on HfO<sub>x</sub>/TaO<sub>x</sub> dielectrics were used to implement the Max and Min basic functions of the fuzzy logic [14].

In this work, we used the concept of complementary switching device in order to create a RS structure in which we are be able to select the set and reset polarities. This means we can change the polarity of the switching structure when advantageous. In fact, this behaviour can be achieved not only with CRS structures; it can also be obtained with two RRAM devices in anti-parallel configuration, although a different performance has been obtained, as shown in this work. This kind of performance could be interesting not only in non-volatile memory applications but also in neuromorphic computing applications. In this kind of application, multilevel RS device are used [15] since different synaptic weights must be simulated [4]. Again, the polarity of the write or erase pulses can be modified during the operation. We have carried out the experiment using MIM capacitors based on hafnium oxide (HfO<sub>2</sub>) as switching devices, connected in two different configurations: anti-series and anti-parallel configuration, as shown in Figure 1. Not only we have checked the dc current-voltage (I-V) properties, but also we have studied the behavior when applying an ac signal to the structure.

## **EXPERIMENTAL**

The devices used in this work are TiN/Ti/10-nm HfO<sub>2</sub>/W MIM capacitors. The high-k dielectric was deposited by the atomic layer deposition (ALD) technique at 225 °C using TDMAH and water as hafnium and oxygen precursors respectively. Nitrogen was used as carrier and purge gas. The bottom electrode consists of a 200 nm W layer, and the top electrode consists of a 200 nm TiN layer and a 10 nm Ti layer.

Metal electrodes were deposited by magnetron sputtering. The resulting structures used are square cells of

15×15 μm<sup>2</sup>.

The electrical measurements were carried out at room temperature using an HP 4155B semiconductor parameter analyzer for the current-voltage (I-V) measurements, and a Keithley 4200SCS semiconductor analyzer for the conductance-voltage (G-V) measurements.

#### RESULTS

The resistive switching mechanism in our RRAM devices was studied in a previous work [16], and was found to be valence change memory effect (VCM). The conductive path of the switching layer is formed due to oxygen ion migration and formation of conductive filaments made of oxygen vacancies [17]. These devices need an initial electroforming process in order to form the conductive filaments. Figure 2 shows the initial electroforming step (red color). In the beginning, the leakage current is below 1 pA. The CFs are formed at a voltage of about 2.8 V, and a current compliance of 100  $\mu$ A was used during the electroforming process to prevent irreversible oxide breakdown. Several RS cycles were measured after the electroforming process, which are also displayed in Figure 2. Bipolar switching is obtained in these structures: LRS is obtained when applying positive voltages to the top electrode, and HRS is obtained when applying negative voltages. We can observe a very good repetitiveness.

In order to carry out the experiment, we need reliable devices. The endurance performance of the RRAM capacitors has been found to depend on the metal gate, but HfO<sub>2</sub>/Ti stacks have demonstrated >  $10^{10}$  endurance cycles [18]. To prove the endurance performance of our devices, we have applied voltage pulses cycles, as shown in Figure 3(a): +1 V pulses are applied to set the device into LRS, and -1.5 V pulses are applied to set the device into HRS. The state is read 5 ms after the set or reset pulses by applying -0.2 V pulses. The set, reset and read voltage pulses length is the minimum length available by our measurement equipment. Figure 3(b) shows the resistance measured at V<sub>READ</sub> = -0.2 V. After 15000 measurement cycles, the RRAM device performance has not changed. The HRS/LRS resistance window is >  $10\times$  for all the measurements, and the HRS and LRS resistance values variability is very low.

After the good performance of the RRAM devices was checked, we connected two devices in anti-series configuration (CRS configuration), as shown in Figure 1, named device 1 and device 2. The structures were previously electroformed. Figure 4 shows several current-voltage RS cycles. We can observe two different series of results: the red color series show RS behavior expected for device 1, with set and reset voltages at positive and negative voltages respectively. However, the black color series show RS behavior expected for device 2, with set and reset voltages at negative and positive voltages respectively. We found the behavior observed depends on the resistivity state of both devices. In order to study the operation point of both devices, we added a voltage probe at the connection between the two devices. Figure 5 shows one RS cycle: the black line corresponds to the anti-series structure, the red line corresponds to the device 1, and the blue line corresponds to the device 2 of the structure. We have added some numbered points corresponding to the same operation point in order to illustrate the operation. Device 2 inside the anti-series structure remains in the LRS. For low top voltages, and when device 1 is in the HRS, very low current flows through the structure, so the voltage drops entirely across device 1. When device 1 switches to LRS, a higher current density flows through the structure, and the voltage drop across device 2 is now not negligible. An stretch-out in the I-V curve is observed, as we need higher top voltages to switch between HRS and LRS due to voltage drop across the two devices. Due to this stretch-out, the HRS/LRS resistance window slightly decreases. The characteristic represented in Figure 5 corresponds to the red color series in Figure 4. We have to point out that it is not possible to maintain both devices in the HRS: once a device switches to LRS, the voltage drops across the device that stays in the HRS, so this device would switch firstly.

An interesting feature is we are able to change between both series shown in Figure 4 by applying a higher voltage to the structure. This means we are able to select the polarity of the bipolar switching structure. This is shown in Figure 6. Both devices are in the LRS. A top voltage of about 1.5 V drives a voltage drop

across device 2 high enough to reset it. This transition takes place between points named 1 and 2. A redistribution of the voltages that drop across both devices takes place when device 2 resets, and now the voltage mainly drops across device 2 as its resistance value is much higher. At this point, a transition from the red line series to the black line series shown in Figure 4 has been carried out. As expected, the opposite transition would be obtained for high negative voltages (transition from the black to the red line).

It has been demonstrated that the resistive switching behavior also emerges when applying an ac small signal to the devices [19-20], In a previous work, we found conductance multilevels even when applying no dc bias to the sample [21]. We have measured the conductance-voltage (G-V) characteristic at 100 kHz for the anti-series structure, and Figure 7(a) shows the result. Again, we can distinguish two different results, if device 1 is blocked in LRS we observe the black lines, and if device 2 is the one blocked in LRS we observe the red line. The conductance gap between HRS and LRS at 0 V also appears in the anti-series structure. Figure 7(b) shows the process of changing from red to black series: when high enough voltage is applied to the top electrode, it can drive device 2 to the HRS. In fact, the feature that allows the transition between both series is similar to the process of write and erase of complementary resistive switching devices in crossbar arrays [22].

In the next experiment, we connected two devices (device 1 and device 2) in anti-parallel configuration, as shown in Figure 1. The structures were also previously electroformed. Figure 8 shows several currentvoltage RS cycles. Again, we can observe two different series of results: the red color series show RS behavior expected for device 1, and the black color series show RS behavior expected for device 2. However, there are two main differences with the results obtained in the anti-series configuration: the set and reset voltages are not increased when connecting both devices, but the HRS/LRS resistance window is strongly reduced. In order to study the state of both devices, we used two current probes to measure the current that flows in both branches. In Figure 9, we have represented one RS cycle: the black line corresponds to the anti-parallel structure, the red line corresponds to the device 1 of the structure, and the blue line corresponds to the device 2. In order to illustrate the operation, some numbered points are displayed, and correspond to the same operation point. Device 1 inside the anti-parallel structure is now the one that remains in LRS, so the total current flowing inside the structure should always be higher than the LRS current. When device 2 is in HRS, the total current flowing is very close to the current flowing across device 1. However, when device 2 switches to LRS, the total current increases. For ideal identical structures, we would obtain an HRS/LRS resistance window  $\approx 2\times$ . The characteristic represented in Figure 9 corresponds to the black color series in Figure 8.

This configuration shows the same feature as the anti-series configuration: we are able to select the polarity of the switching structure. This has been represented in Figure 10. Device 2 was blocked in LRS. Device 1 can set at a top voltage of about 0.5 V. However, if the top voltage keep on increasing, device 2 can reset, so there has been a transition from the red line series to the black lines series shown in Figure 8. As in the previous configuration, it is not possible to maintain both devices in the HRS, in this case due to the set voltage is lower than the reset voltage, so once a device has been set, the device that stay in the HRS would switch the first.

## CONCLUSIONS

In this work, we investigated the possibility of controlling the polarity of bipolar resistive switching structures. We demonstrate the control of the polarity in anti-series and anti-parallel structures based on TiN/Ti/HfO<sub>2</sub>/W MIM capacitors. The performance of the MIM resistive switching capacitors was checked before connecting the capacitors to set up the anti-series and anti-parallel structures. In the case of the anti-series connection, we are able to control the polarity of the set and reset voltages by applying higher voltages to the structure. The current-voltage is stretched-out when compared with a single MIM capacitor and the HRS/LRS resistance window slightly decrease due to the top voltage applied to the structure is drop across two different capacitors. The process of changing the polarity of set and reset voltages is similar to the process of write and erase of complementary resistive switching devices in crossbar arrays. In the case of the anti-parallel connection, the polarity of set and reset voltages can also be controlled. However, in this configuration should not be used in memory applications because the HRS/LRS resistance window is strongly reduced due to the current in the structure is always higher than the LRS current, since at least one

of the capacitors is in the LRS. It neither should be used in neuromorphic computing applications because a big resistance window is needed to obtain multilevel devices. Of course, this anti-parallel configuration is not suitable as CRS for crossbar arrays due to the high current that these structures always show. Finally, we also proved the control of the polarity when measuring the ac conductance in these structures, so we still can measure the state of the device even without dc bias applied.

## ACKNOWLEDGEMENTS

This work was funded by the Spanish Ministry of Economy and Competitiveness and the FEDER program through project TEC2017-84321-C4-2-R. This work has made use of the Spanish ICTS Network MICRONANOFABS. Authors would like to acknowledge Prof. Campabadal group from the Institute of Microelectronics of Barcelona (IMB-CNM-CSIC, Spain) for providing the samples of this study.

## REFERENCES

[1] T. W. Hickmott, "Low-frequency negative resistance in thin anodic oxide films," J. Appl. Phys., vol. 33, no. 9, pp. 2669-2682,

1962.

[2] D. Ielmini, "Resistive switching memories based on metal oxides: mechanisms, reliability and scaling," *Semicond. Sci. Technol.*, vol. 31, no. 6, p. 0632002, 2016.

[3] T-C. Chang, K-C. Chang, T-M. Tsai, T-J. Chu, and S. M. Sze, "Resistance random access memory," *Mater. Today*, vol. 19, no. 5, pp. 254-264, 2016.

[4] XL. Hong, D. JJ. Loy, P. A. Dananjaya, F. Tan, CM. Ng, and WS. Lew, "Oxide-based RRAM materials for neuromorphic computing," J. Mater. Sci., vol. 53, no. 12, pp. 8720-8746, 2018.

[5] G. W. Burr, R. M. Shelby, A. Sebastian, S. Kim, S. Kim, S. Sidler, K. Virwani, M. Ishii, P. Narayanan, A. Fumarola. L. L. Sanches,
I. Boybat, M. Le Gallo, K. Moon, J. Woo, H. Hwang, and Y. Leblebici, "Neuromorphic computing using non-volatile memory," *Advances in Physics:X*, vol. 2, no. 1, pp. 89-124, 2016.

[6] C. Zamarreño-Ramos, L. Camuñas-Mesa, J. A. Perez-Carrasco, T. Masquelier, T. Serrano-Gotarredona, and B. Linares-Barranco, "On spike-timing-dependent-plasticity, memristive devices, and building a self-learning visual cortex," *Front. Nuerosci.*, vol. 5, p. 26, 2011.

[7] S. Shin, K. Kim, and S. M. Kang, "Memristor Applications for Programmable Analog ICs," *IEEE Trans. Nanotechnol.*, vol. 10, no. 2, pp. 266-274, 2011.

[8] J. Zhou, K-H. Kim, and W. Lu, "Crossbar RRAM Arrays: Selector Device Requirements During Read Operation," IEEE Trans. Electron Devices, vol 61, no. 5, pp.1369-1376, 2014.

[9] B. S. Kang, S-E. Ahn, M-J. Lee, G. Stefanovich, K. H. Kim, W. X. Xianyu, C. B. Lee, Y. Park, I. G. Baek, and B. H. Park, "High-Current-Density CuOx/InZnOx Thin-Film Diodes for Cross-Point Memory Applications," *Adv. Mater.*, vol. 20, no. 16, pp. 3066-3069, 2008.

[10] E. Linn, R. Rosezin, C. Kügeler, and R. Waser, "Complementary resistive switches for passive nanocrossbar memories," *Nat. Mater.*, vol. 9, no. 5, pp. 403-406, 2010.

[11] D. Jana, S. Samanta, S. Maikap, and H-M. Cheng, "Evolution of complementary resistive switching characteristics using IrO<sub>x</sub>/GdO<sub>x</sub>/Al<sub>2</sub>O<sub>3</sub>/TiN structure," *Appl. Phys. Lett.*, vol. 108, no. 1, p. 011605, 2016.

[12] S. Gao, F. Zeng, M. Wang, G. Wang, C. Song, and F. Pan, "Implementation of Complete Boolean Logic Functions in Single Complementary Resistive Switch," *Sci. Rep.*, vol. 5, p. 15467, 2015.

[13] A. Simeon, T. Breuer, N. Aslam, S. Ferch, W. Kim, J. van den Hurk, V. Rana, S. Hoffmann-Eifert, R. Waser, S. Menzel, and E. Linn, "Realization of Boolean Logic Functionality Using Redox Based Memristive Devices," *Adv. Funct. Mater.*, vol 25, no. 40, pp. 6414-6423, 2015.

[14] K. Fröhlich, I. Kundrata, M. Blaho, M. Precner, M. Ťapajna, M. Klimo, O. Šuch, and O. Švarek, "Performance of HfO<sub>x</sub>- and TaO<sub>x</sub>-based Resistive Switching Structures for Realization of Minimum and Maximum Functions," MRS Advances, to be published DOI:10.1557/adv.2018.377.

[15] P. Bousoulas, I. Giannopoulos, P. Asenov, I. Karageorgiou, and T. Tsoukalas, "Investigating the origins of high multilevel resistive switching in forming free Ti/TiO<sub>2-x</sub>-based memory devices through experiments and simulations," *J. Appl. Phys.*, vol. 121, no. 9, p. 094501, 2017.

[16] G. González-Cordero, M. B. González, H. García, F. Campabadal, S. Dueñas, H. Castán, F. Jiménez-Molinos, and J. B. Roldán, "A physically based model for resistive memories including a detailed temperature and variability description," *Microelectron. Eng.*, vol. 178, pp. 26-29, 2017.

 [17] R. Wasser, R. Dittmann, G. Staikov, and K. Szot, "Redox-Based Resistive Switching Memories – Nanoionic Mechanisms, Prospects, and Challenges," *Adv. Mater.*, vol. 21, no. 25-26, pp. 2632-2663, 2009.

[18] Y. Y. Chen, L. Goux, S. Clima, B. Govoreanu, R. Degraeve, G. S. Kar, A. Fantini, G. Groeseneken, D. J. Wouters, and M. Jurczak, "Endurance/Retention Trade-off on HfO<sub>2</sub>/Metal Cap 1T1R Bipolar RRAM," *IEEE Trans. Electron Devices*, vol. 60, no. 3, pp. 1141-1121, 2013.

[19] I. Salaoru, Q. Li, A. Khiat, and T. Prodromakis, "Coexistence of memory resistance and memory capacitance in TiO<sub>2</sub> solid-state devices," *Nanoscale Res. Lett.*, vol. 9, p.552, 2014.

[20] S. Dueñas, H. Castán, H. García, O. G. Ossorio, L. A. Domínguez, and E. Miranda, "Experimental Observation of Negative Susceptance in HfO<sub>2</sub>-based RRAM Devices," *IEEE Electron Device Lett.*, vol. 38, no. 9, pp. 1216-1219, 2017. [21] S. Dueñas, H. Castán, H. García, E. Miranda, M. B. González, and F. Campabadal, "Study of the admittance hysteresis cycles in TiN/Ti/HfO<sub>2</sub>/W-based RRAM devices," *Microelectron. Eng.*, vol. 178, pp. 30-33, 2017.

[22] Y. Yang, P. Sheridan, and W. Lu, "Complementary resistive switching in tantalum oxide-based resistive memory devices," *Appl. Phys. Lett.*, vol. 100, no. 20, p. 203112, 2012.

# FIGURES



Figure 1: RRAM structures and the anti-series and anti-parallel configurations studied.



**Figure 2:** Several I-V resistive switching loops showing set and reset processes, and initial conductive filaments forming.



**Figure 3:** Voltage pulse sequence (a) and resistance values in the HRS and LRS states measured after 15000 cycles (b).



**Figure 4:** RS cycles measured in the anti-series configuration. Two different results series can be obtained (red and black colors).



**Figure 5:** One RS cycle measured in the anti-series configuration. The black line corresponds to the operation of the anti-series structure, the red line corresponds to the operation of device 1, and the blue line corresponds to the operation of device 2.



**Figure 6:** Changing between the two series process. High top electrode voltages are able to reset device 2, and a redistribution of the voltages that drop across both devices takes place.



**Figure 7:** Conductance RS cycle measured in the anti-series configuration. Two different results series can be obtained (red and black colors) (a), and changing process between the two anti-series series (b).



**Figure 8:** RS cycles measured in the anti-parallel configuration. Two different results series can be obtained (red and black colors).



**Figure 9:** One RS cycle measured in the anti-parallel configuration. The black line corresponds to the operation of the anti-parallel structure, the red line corresponds to the operation of device 1 and the blue line corresponds to the operation of device 2.



**Figure 10:** Changing between the two anti-parallel series process. High top electrode voltages are able to reset device 2, and device 1 is blocked in LRS.