Por favor, use este identificador para citar o enlazar este ítem:https://uvadoc.uva.es/handle/10324/70522
Título
Automatic Run-time Mapping of Polyhedral Computations to Heterogeneous Devices with Memory-size Restrictions
Congreso
Parallel and Distributed Processing Techniques and Applications (PDPTA 2013)
Año del Documento
2013
Descripción Física
6 p.
Descripción
Producción Científica
Documento Fuente
Parallel and Distributed Processing Techniques and Applications (PDPTA 2013), Las Vegas, Nevada
Resumo
Tools that aim to automatically map parallel computations to heterogeneous and hierarchical systems try to divide the whole computation in parts with computational loads adjusted to the capabilities of the target devices. Some parts are executed in node cores, while others are executed in accelerator devices. Each part requires one or more data-structure pieces that should be allocated in the device memory during the computation. In this paper we present a model that allows such automatic mapping tools to transparently assign computations to heterogeneous devices with different memory size restrictions. The model requires the programmer to specify the access patterns of the computation threads in a simple abstract form. This information is used at run-time to determine the second-level partition of the computation assigned to a device, ensuring that the data pieces required by each sub-part fit in the target device memory, and that the number of kernels launched is minimal. We present experimental results with a prototype implementation of the model that works for regular polyhedral expressions. We show how it works for different example applications and access patterns, transparently executing big computations in devices with different memory size restrictions.
Materias (normalizadas)
Informática
Materias Unesco
1203 Ciencia de Los Ordenadores
3304 Tecnología de Los Ordenadores
Palabras Clave
Heterogeneous devices
Polyhedral model
Memory-size restrictions
Automatic mapping tools
Patrocinador
This research is partly supportedby the Castilla-Leon Regional Government (VA172A12-2); Ministerio de Industria, Spain (CENIT OCEANLIDER); MICINN (Spain) and the European Union FEDER (Mogecopp project TIN2011-25639, CAPAP-H3 network TIN2010-12011-E, CAPAP-H4 network TIN2011-15734-E); and the HPC-EUROPA2 project (project number: 228398) with the supportof the European Commission - Capacities Area - ResearchInfrastructures Initiative.
Version del Editor
Idioma
eng
Tipo de versión
info:eu-repo/semantics/publishedVersion
Derechos
openAccess
Aparece en las colecciones
Arquivos deste item