Mostrar el registro sencillo del ítem

dc.contributor.authorTsai, Chinhao
dc.contributor.authorAboy Cebrián, María 
dc.contributor.authorPelaz Montes, María Lourdes 
dc.contributor.authorHsu, Yu-Hsiang
dc.contributor.authorWoon, Wei-Yen
dc.contributor.authorTimans, Paul J.
dc.contributor.authorLee, Chih-Kung
dc.date.accessioned2022-09-16T11:26:38Z
dc.date.available2022-09-16T11:26:38Z
dc.date.issued2022
dc.identifier.citationMaterials Science in Semiconductor Processing, 2022, vol. 152, 107052es
dc.identifier.issn1369-8001es
dc.identifier.urihttps://uvadoc.uva.es/handle/10324/55159
dc.descriptionProducción Científicaes
dc.description.abstractIntra-die device variation due to pattern layout effects associated with the development of ultra-fast annealing processes is one of the major scaling challenges for advanced CMOS devices. In this paper, we show that an excellent and universal correlation can be established between on-die device variation and a new reflectance characterization technique with sufficient resolution. This approach has the potential to be universally applicable to virtually any structure pattern. In addition, we conducted simulations of the thermal annealing effect on 2D doping profiles by considering the effects of temperature sensitivity, reflectivity, and active dopant fraction. Our results show that the observed on-die variation was caused mainly by using a rapid thermal annealing (RTA) process rather than by flash annealing (FLA). We further concluded that pattern-induced device variation is mainly due to the redistribution of the dopants, instead of from dopant activation. To mitigate the pattern loading effect from thermal annealing, we employed a light absorbing layer to eliminate the within-die reflectivity variation. We found that we could successfully reduce electrical on-die variation by 50%.es
dc.format.mimetypeapplication/pdfes
dc.language.isoenges
dc.publisherElsevieres
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subject.classificationThermal processeses
dc.subject.classificationProcesos termaleses
dc.titleRapid thermal process driven intra-die device variationses
dc.typeinfo:eu-repo/semantics/articlees
dc.rights.holder© 2022 Elsevieres
dc.identifier.doi10.1016/j.mssp.2022.107052es
dc.relation.publisherversionhttps://www.sciencedirect.com/science/article/pii/S1369800122005819es
dc.peerreviewedSIes
dc.description.projectTaiwan's Ministry of Science and Technology (contract 109-2628-M-008-004-MY3)es
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.type.hasVersioninfo:eu-repo/semantics/acceptedVersiones


Ficheros en el ítem

Thumbnail

Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem