Mostrar el registro sencillo del ítem
dc.contributor.author | Zanotti, Tommaso | |
dc.contributor.author | Zambelli, Cristian | |
dc.contributor.author | Puglisi, Francesco Maria | |
dc.contributor.author | Milo, Valerio | |
dc.contributor.author | Pérez Díez, Eduardo | |
dc.contributor.author | Mahadevaiah, Mamathamba K. | |
dc.contributor.author | González Ossorio, Óscar | |
dc.contributor.author | Wenger, Christian | |
dc.contributor.author | Pavan, Paolo | |
dc.contributor.author | Olivo, Piero | |
dc.contributor.author | Ielmini, Daniele | |
dc.date.accessioned | 2021-02-23T12:55:06Z | |
dc.date.available | 2021-02-23T12:55:06Z | |
dc.date.issued | 2020 | |
dc.identifier.citation | IEEE Transactions on Electron Devices, 2020, Volume 67, Issue: 11 | es |
dc.identifier.issn | 0018-9383 | es |
dc.identifier.uri | http://uvadoc.uva.es/handle/10324/45369 | |
dc.description | Producción Científica | es |
dc.description.abstract | Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-μm BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performance of a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation. | es |
dc.format.mimetype | application/pdf | es |
dc.language.iso | eng | es |
dc.publisher | Institute of Electrical and Electronics Engineers | es |
dc.rights.accessRights | info:eu-repo/semantics/openAccess | es |
dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | * |
dc.subject.classification | Memoria RAM resistiva (RRAM) | es |
dc.subject.classification | Resistive RAM memory (RRAM) | es |
dc.title | Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays | es |
dc.type | info:eu-repo/semantics/article | es |
dc.rights.holder | © 2020 IEEE | es |
dc.identifier.doi | 10.1109/TED.2020.3025271 | es |
dc.relation.publisherversion | https://ieeexplore.ieee.org/document/9210859 | es |
dc.identifier.publicationfirstpage | 4611 | es |
dc.identifier.publicationissue | 11 | es |
dc.identifier.publicationlastpage | 4615 | es |
dc.identifier.publicationtitle | IEEE Transactions on Electron Devices | es |
dc.identifier.publicationvolume | 67 | es |
dc.peerreviewed | SI | es |
dc.description.project | European Union’s Horizon 2020 Research and Innovation Programme under Grant 648635 | es |
dc.relation.projectID | info:eu-repo/grantAgreement/EC/H2020/648635 | |
dc.identifier.essn | 1557-9646 | es |
dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 Internacional | * |
dc.type.hasVersion | info:eu-repo/semantics/acceptedVersion | es |
Ficheros en el ítem
Este ítem aparece en la(s) siguiente(s) colección(ones)
La licencia del ítem se describe como Attribution-NonCommercial-NoDerivatives 4.0 Internacional