Mostrar registro simples

dc.contributor.authorZanotti, Tommaso
dc.contributor.authorZambelli, Cristian
dc.contributor.authorPuglisi, Francesco Maria
dc.contributor.authorMilo, Valerio
dc.contributor.authorPérez Díez, Eduardo
dc.contributor.authorMahadevaiah, Mamathamba K.
dc.contributor.authorGonzález Ossorio, Óscar 
dc.contributor.authorWenger, Christian
dc.contributor.authorPavan, Paolo
dc.contributor.authorOlivo, Piero
dc.contributor.authorIelmini, Daniele
dc.date.accessioned2021-02-23T12:55:06Z
dc.date.available2021-02-23T12:55:06Z
dc.date.issued2020
dc.identifier.citationIEEE Transactions on Electron Devices, 2020, Volume 67, Issue: 11es
dc.identifier.issn0018-9383es
dc.identifier.urihttp://uvadoc.uva.es/handle/10324/45369
dc.descriptionProducción Científicaes
dc.description.abstractLogic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-μm BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performance of a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.es
dc.format.mimetypeapplication/pdfes
dc.language.isoenges
dc.publisherInstitute of Electrical and Electronics Engineerses
dc.rights.accessRightsinfo:eu-repo/semantics/openAccesses
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/4.0/*
dc.subject.classificationMemoria RAM resistiva (RRAM)es
dc.subject.classificationResistive RAM memory (RRAM)es
dc.titleReliability of Logic-in-Memory Circuits in Resistive Memory Arrayses
dc.typeinfo:eu-repo/semantics/articlees
dc.rights.holder© 2020 IEEEes
dc.identifier.doi10.1109/TED.2020.3025271es
dc.relation.publisherversionhttps://ieeexplore.ieee.org/document/9210859es
dc.identifier.publicationfirstpage4611es
dc.identifier.publicationissue11es
dc.identifier.publicationlastpage4615es
dc.identifier.publicationtitleIEEE Transactions on Electron Deviceses
dc.identifier.publicationvolume67es
dc.peerreviewedSIes
dc.description.projectEuropean Union’s Horizon 2020 Research and Innovation Programme under Grant 648635es
dc.relation.projectIDinfo:eu-repo/grantAgreement/EC/H2020/648635
dc.identifier.essn1557-9646es
dc.rightsAttribution-NonCommercial-NoDerivatives 4.0 Internacional*
dc.type.hasVersioninfo:eu-repo/semantics/acceptedVersiones


Arquivos deste item

Thumbnail

Este item aparece na(s) seguinte(s) coleção(s)

Mostrar registro simples