• español
  • English
  • français
  • Deutsch
  • português (Brasil)
  • italiano
    • español
    • English
    • français
    • Deutsch
    • português (Brasil)
    • italiano
    • español
    • English
    • français
    • Deutsch
    • português (Brasil)
    • italiano
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Navegar

    Todo o repositórioComunidadesPor data do documentoAutoresAssuntosTítulos

    Minha conta

    Entrar

    Estatística

    Ver as estatísticas de uso

    Compartir

    Ver item 
    •   Página inicial
    • PRODUÇÃO CIENTÍFICA
    • Grupos de Investigación
    • Untitled
    • GCME - Artículos de revista
    • Ver item
    •   Página inicial
    • PRODUÇÃO CIENTÍFICA
    • Grupos de Investigación
    • Untitled
    • GCME - Artículos de revista
    • Ver item
    • español
    • English
    • français
    • Deutsch
    • português (Brasil)
    • italiano

    Exportar

    RISMendeleyRefworksZotero
    • edm
    • marc
    • xoai
    • qdc
    • ore
    • ese
    • dim
    • uketd_dc
    • oai_dc
    • etdms
    • rdf
    • mods
    • mets
    • didl
    • premis

    Citas

    Por favor, use este identificador para citar o enlazar este ítem:http://uvadoc.uva.es/handle/10324/45369

    Título
    Reliability of Logic-in-Memory Circuits in Resistive Memory Arrays
    Autor
    Zanotti, Tommaso
    Zambelli, Cristian
    Puglisi, Francesco Maria
    Milo, Valerio
    Pérez Díez, Eduardo
    Mahadevaiah, Mamathamba K.
    González Ossorio, ÓscarAutoridad UVA
    Wenger, Christian
    Pavan, Paolo
    Olivo, Piero
    Ielmini, Daniele
    Año del Documento
    2020
    Editorial
    Institute of Electrical and Electronics Engineers
    Descripción
    Producción Científica
    Documento Fuente
    IEEE Transactions on Electron Devices, 2020, Volume 67, Issue: 11
    Resumo
    Logic-in-memory (LiM) circuits based on resistive random access memory (RRAM) devices and the material implication logic are promising candidates for the development of low-power computing devices that could fulfill the growing demand of distributed computing systems. However, these circuits are affected by many reliability challenges that arise from device nonidealities (e.g., variability) and the characteristics of the employed circuit architecture. Thus, an accurate investigation of the variability at the array level is needed to evaluate the reliability and performance of such circuit architectures. In this work, we explore the reliability and performance of smart IMPLY (SIMPLY) (i.e., a recently proposed LiM architecture with improved reliability and performance) on two 4-kb RRAM arrays based on different resistive switching oxides integrated in the back end of line (BEOL) of the 0.25-μm BiCMOS process. We analyze the tradeoff between reliability and energy consumption of SIMPLY architecture by exploiting the results of an extensive array-level variability characterization of the two technologies. Finally, we study the worst case performance of a full adder implemented with the SIMPLY architecture and benchmark it on the analogous CMOS implementation.
    Palabras Clave
    Memoria RAM resistiva (RRAM)
    Resistive RAM memory (RRAM)
    ISSN
    0018-9383
    Revisión por pares
    SI
    DOI
    10.1109/TED.2020.3025271
    Patrocinador
    European Union’s Horizon 2020 Research and Innovation Programme under Grant 648635
    Patrocinador
    info:eu-repo/grantAgreement/EC/H2020/648635
    Version del Editor
    https://ieeexplore.ieee.org/document/9210859
    Propietario de los Derechos
    © 2020 IEEE
    Idioma
    eng
    URI
    http://uvadoc.uva.es/handle/10324/45369
    Tipo de versión
    info:eu-repo/semantics/acceptedVersion
    Derechos
    openAccess
    Aparece en las colecciones
    • GCME - Artículos de revista [57]
    Mostrar registro completo
    Arquivos deste item
    Nombre:
    TED_ESSDERC2020_2nd_revision.pdf
    Tamaño:
    580.0Kb
    Formato:
    Adobe PDF
    Thumbnail
    Visualizar/Abrir
    Attribution-NonCommercial-NoDerivatives 4.0 InternacionalExceto quando indicado o contrário, a licença deste item é descrito como Attribution-NonCommercial-NoDerivatives 4.0 Internacional

    Universidad de Valladolid

    Powered by MIT's. DSpace software, Version 5.10